- Package Options Include Plastic "Small Outline" Packages, Ceramic Chip Carriers and Flat Packages, and Plastic and Ceramic DIPs
- Dependable Texas Instruments Quality and Reliability

#### description

These devices contain two independent 4-input AND gates.

The SN54LS21 is characterized for operation over the full military temperature range of  $-55\,^{\circ}\text{C}$  to 125 $\,^{\circ}\text{C}$ . The SN74LS21 is characterized for operation from 0 $\,^{\circ}\text{C}$  to 70 $\,^{\circ}\text{C}$ .

#### **FUNCTION TABLE (each gate)**

|   | INP | UTS | ОИТРИТ |   |  |  |
|---|-----|-----|--------|---|--|--|
| A | В   | С   | D      | Υ |  |  |
| Н | Н   | Н   | Н      | Н |  |  |
| L | X   | X   | x      | L |  |  |
| Х | L   | X   | ×      | L |  |  |
| Х | X   | L   | X      | L |  |  |
| X | Χ   | Χ   | L      | L |  |  |

## logic symbol†



<sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

Pin numbers shown are for D, J, N, and W packages.

#### SN54LS21 . . . J OR W PACKAGE SN74LS21 . . . D OR N PACKAGE (TOP VIEW)



SN54LS21 . . . FK PACKAGE (TOP VIEW)



NC-No internal connection

#### logic diagram



(positive logic)  $Y = A \cdot B \cdot C \cdot D$  or  $Y = \overline{A + B + C + D}$ 

SDLS139 - APRIL 1985 - REVISED MARCH 1988

### schematics (each gate)



Resistor values shown are nominal.

# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage, VCC (see Note 1)            | 7 V           |
|---------------------------------------------|---------------|
| Operating free-air temperature range: SN54' |               |
| Storage temperature range                   | 65°C to 150°C |

NOTE 1: Voltage values are with respect to network ground terminals.



#### recommended operating conditions

|     |                                |         | SN54LS | 21    | SN74LS21 |     |       | UNIT |
|-----|--------------------------------|---------|--------|-------|----------|-----|-------|------|
|     |                                | MIN NOM |        | MAX   | MIN      | NOM | MAX   | O.C. |
| Vcc | Supply voltage                 | 4.5     | 5      | 5.5   | 4.75     | 5   | 5.25  | ٧    |
| VIH | High-level input voltage       | 2       |        |       | 2        |     |       | V    |
| VIL | Low-level input voltage        |         |        | 0.7   |          |     | 0.8   | ٧    |
| Іон | High-level output current      |         |        | - 0.4 |          |     | - 0.4 | mA   |
| loL | Low-level output current       |         |        | 4     |          |     | 8     | mA   |
| TA  | Operating free-air temperature | - 55    |        | 125   | 0        |     | 70    | °c   |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                        | TEST CONDIT              |                            | SN54LS | 21   |       | UNIT |      |              |       |
|------------------|------------------------|--------------------------|----------------------------|--------|------|-------|------|------|--------------|-------|
|                  |                        | MIN                      | TYP‡                       | MAX    | MIN  | TYP‡  | MAX  | UNIT |              |       |
| VIK              | V <sub>CC</sub> = MIN, | I <sub>I</sub> = - 18 mA |                            |        |      | 1.5   |      |      | 1.5          | V     |
| Voн              | V <sub>CC</sub> = MIN, | V <sub>IH</sub> = 2 V,   | I <sub>OH</sub> = - 0.4 mA | 2.5    | 3.4  |       | 2.7  | 3.4  |              | ٧     |
|                  | V <sub>CC</sub> = MIN, | VIL = MAX,               | I <sub>OL</sub> = 4 mA     |        | 0.25 | 0.4   |      | 0.25 | 0.4          | \ \ \ |
| VOL              | V <sub>CC</sub> = MIN, | VIL = MAX,               | I <sub>OL</sub> = 8 mA     |        |      |       |      | 0.35 | 0.5          |       |
| l <sub>l</sub>   | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 7 V     |                            |        |      | 0.1   |      |      | 0.1          | mA    |
| Чн               | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 2.7 V   |                            |        |      | 20    |      |      | 20           | μА    |
| Ι <sub>Ι</sub> Ε | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 0.4 V   |                            |        |      | - 0.4 |      |      | - 0.4        | mA    |
| los§             | V <sub>CC</sub> = MAX  |                          |                            | - 20   |      | - 100 | - 20 |      | <b>– 100</b> | mA    |
| Іссн             | V <sub>CC</sub> = MAX, | V <sub>1</sub> = 4.5 V   |                            |        | 1.2  | 2.4   |      | 1.2  | 2.4          | mA    |
| ICCL             | V <sub>CC</sub> = MAX, | V <sub>I</sub> = 0 V     |                            |        | 2.2  | 4.4   |      | 2.2  | 4.4          | mA    |

<sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.

# switching characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ (see note 2)

| PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDIT            | MIN                    | TYP | MAX | UNIT |    |
|-----------|-----------------|----------------|------------------------|------------------------|-----|-----|------|----|
| tPLH .    | _               | .,             |                        |                        |     | 8   | 15   | ns |
| tPHL      | Any             | <b>,</b>       | R <sub>L</sub> = 2 kΩ, | C <sub>L</sub> = 15 pF |     | 10  | 20   | ns |

NOTE 2: Load circuits and voltage waveforms are shown in Section 1.

 $<sup>\</sup>ddagger$  All typical values are at  $V_{CC} = 5$  V,  $T_A = 25^{\circ}$ C § Not more than one output should be shorted at a time, and the duration of the short-circuit should not exceed one second.





24-Apr-2015

### **PACKAGING INFORMATION**

| Orderable Device | Status   | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|----------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------|
| JM38510/31003B2A | ACTIVE   | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>31003B2A | Samples |
| JM38510/31003BCA | ACTIVE   | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>31003BCA | Samples |
| JM38510/31003BDA | ACTIVE   | CFP          | W                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>31003BDA | Samples |
| M38510/31003B2A  | ACTIVE   | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | JM38510/<br>31003B2A | Samples |
| M38510/31003BCA  | ACTIVE   | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>31003BCA | Samples |
| M38510/31003BDA  | ACTIVE   | CFP          | W                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | JM38510/<br>31003BDA | Samples |
| SN54LS21J        | ACTIVE   | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SN54LS21J            | Samples |
| SN74LS21D        | ACTIVE   | SOIC         | D                  | 14   | 50             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS21                 | Samples |
| SN74LS21DR       | ACTIVE   | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS21                 | Samples |
| SN74LS21DRG4     | ACTIVE   | SOIC         | D                  | 14   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | LS21                 | Samples |
| SN74LS21N        | ACTIVE   | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS21N            | Samples |
| SN74LS21N3       | OBSOLETE | PDIP         | N                  | 14   |                | TBD                        | Call TI          | Call TI            | 0 to 70      |                      |         |
| SN74LS21NE4      | ACTIVE   | PDIP         | N                  | 14   | 25             | Pb-Free<br>(RoHS)          | CU NIPDAU        | N / A for Pkg Type | 0 to 70      | SN74LS21N            | Samples |
| SN74LS21NSR      | ACTIVE   | SO           | NS                 | 14   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | 0 to 70      | 74LS21               | Samples |
| SNJ54LS21FK      | ACTIVE   | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type | -55 to 125   | SNJ54LS<br>21FK      | Samples |
| SNJ54LS21J       | ACTIVE   | CDIP         | J                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54LS21J           | Samples |
| SNJ54LS21W       | ACTIVE   | CFP          | W                  | 14   | 1              | TBD                        | A42              | N / A for Pkg Type | -55 to 125   | SNJ54LS21W           | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

## PACKAGE OPTION ADDENDUM



24-Apr-2015

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN54LS21, SN74LS21:

Catalog: SN74LS21

Military: SN54LS21



# **PACKAGE OPTION ADDENDUM**

24-Apr-2015

#### NOTE: Qualified Version Definitions:

www.ti.com

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

## TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



#### **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### TAPE AND REEL INFORMATION

### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LS21DR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LS21NSR | SO              | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LS21DR  | SOIC         | D               | 14   | 2500 | 367.0       | 367.0      | 38.0        |
| SN74LS21NSR | SO           | NS              | 14   | 2000 | 367.0       | 367.0      | 38.0        |

## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# W (R-GDFP-F14)

## CERAMIC DUAL FLATPACK



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only.
- E. Falls within MIL STD 1835 GDFP1-F14



# FK (S-CQCC-N\*\*)

## LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



# N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



# D (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.

