#### **Features** - Compatible with MCS-51<sup>™</sup> Products - · 4K Bytes of In-System Reprogrammable Flash Memory - Endurance: 1,000 Write/Erase Cycles - · Fully Static Operation: 0 Hz to 24 MHz - Three-level Program Memory Lock - 128 x 8-bit Internal RAM - 32 Programmable I/O Lines - · Two 16-bit Timer/Counters - Six Interrupt Sources - Programmable Serial Channel - Low-power Idle and Power-down Modes ## **Description** The AT89C51 is a low-power, high-performance CMOS 8-bit microcomputer with 4K bytes of Flash programmable and erasable read only memory (PEROM). The device is manufactured using Atmel's high-density nonvolatile memory technology and is compatible with the industry-standard MCS-51 instruction set and pinout. The on-chip Flash allows the program memory to be reprogrammed in-system or by a conventional nonvolatile memory programmer. By combining a versatile 8-bit CPU with Flash on a monolithic chip, the Atmel AT89C51 is a powerful microcomputer which provides a highly-flexible and cost-effective solution to many embedded control applications. ## **Pin Configurations** # 8-bit Microcontroller with 4K Bytes Flash ## AT89C51 Not Recommended for New Designs. Use AT89S51. Rev. 0265G-02/00 # **Block Diagram** The AT89C51 provides the following standard features: 4K bytes of Flash, 128 bytes of RAM, 32 I/O lines, two 16-bit timer/counters, a five vector two-level interrupt architecture, a full duplex serial port, on-chip oscillator and clock circuitry. In addition, the AT89C51 is designed with static logic for operation down to zero frequency and supports two software selectable power saving modes. The Idle Mode stops the CPU while allowing the RAM, timer/counters, serial port and interrupt system to continue functioning. The Power-down Mode saves the RAM contents but freezes the oscillator disabling all other chip functions until the next hardware reset. ## **Pin Description** #### **VCC** Supply voltage. #### **GND** Ground. #### Port 0 Port 0 is an 8-bit open-drain bi-directional I/O port. As an output port, each pin can sink eight TTL inputs. When 1s are written to port 0 pins, the pins can be used as high-impedance inputs. Port 0 may also be configured to be the multiplexed loworder address/data bus during accesses to external program and data memory. In this mode P0 has internal pullups. Port 0 also receives the code bytes during Flash programming, and outputs the code bytes during program verification. External pullups are required during program verification. #### Port 1 Port 1 is an 8-bit bi-directional I/O port with internal pullups. The Port 1 output buffers can sink/source four TTL inputs. When 1s are written to Port 1 pins they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 1 pins that are externally being pulled low will source current ( $I_{\rm IL}$ ) because of the internal pullups. Port 1 also receives the low-order address bytes during Flash programming and verification. #### Port 2 Port 2 is an 8-bit bi-directional I/O port with internal pullups. The Port 2 output buffers can sink/source four TTL inputs. When 1s are written to Port 2 pins they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 2 pins that are externally being pulled low will source current ( $I_{II}$ ) because of the internal pullups. Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVX @ DPTR). In this application, it uses strong internal pullups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOVX @ RI), Port 2 emits the contents of the P2 Special Function Register. Port 2 also receives the high-order address bits and some control signals during Flash programming and verification. #### Port 3 Port 3 is an 8-bit bi-directional I/O port with internal pullups. The Port 3 output buffers can sink/source four TTL inputs. When 1s are written to Port 3 pins they are pulled high by the internal pullups and can be used as inputs. As inputs, Port 3 pins that are externally being pulled low will source current ( $I_{\rm IL}$ ) because of the pullups. Port 3 also serves the functions of various special features of the AT89C51 as listed below: | Port Pin | Alternate Functions | | | | |---------------------------------------------|---------------------------------------|--|--|--| | P3.0 | RXD (serial input port) | | | | | P3.1 | TXD (serial output port) | | | | | P3.2 | INTO (external interrupt 0) | | | | | P3.3 | ĪNT1 (external interrupt 1) | | | | | P3.4 | T0 (timer 0 external input) | | | | | P3.5 | T1 (timer 1 external input) | | | | | P3.6 WR (external data memory write strobe) | | | | | | P3.7 | RD (external data memory read strobe) | | | | Port 3 also receives some control signals for Flash programming and verification. #### **RST** Reset input. A high on this pin for two machine cycles while the oscillator is running resets the device. #### ALE/PROG Address Latch Enable output pulse for latching the low byte of the address during accesses to external memory. This pin is also the program pulse input (PROG) during Flash programming. In normal operation ALE is emitted at a constant rate of 1/6 the oscillator frequency, and may be used for external timing or clocking purposes. Note, however, that one ALE pulse is skipped during each access to external Data Memory. If desired, ALE operation can be disabled by setting bit 0 of SFR location 8EH. With the bit set, ALE is active only during a MOVX or MOVC instruction. Otherwise, the pin is weakly pulled high. Setting the ALE-disable bit has no effect if the microcontroller is in external execution mode. #### **PSEN** Program Store Enable is the read strobe to external program memory. When the AT89C51 is executing code from external program memory, PSEN is activated twice each machine cycle, except that two PSEN activations are skipped during each access to external data memory. #### **EA/VPP** External Access Enable. $\overline{EA}$ must be strapped to GND in order to enable the device to fetch code from external program memory locations starting at 0000H up to FFFFH. Note, however, that if lock bit 1 is programmed, $\overline{EA}$ will be internally latched on reset. $\overline{\mathsf{EA}}$ should be strapped to $\mathsf{V}_{\mathsf{CC}}$ for internal program executions. This pin also receives the 12-volt programming enable voltage ( $V_{PP}$ ) during Flash programming, for parts that require 12-volt $V_{PP}$ . #### XTAL1 Input to the inverting oscillator amplifier and input to the internal clock operating circuit. #### XTAL2 Output from the inverting oscillator amplifier. ### Oscillator Characteristics XTAL1 and XTAL2 are the input and output, respectively, of an inverting amplifier which can be configured for use as an on-chip oscillator, as shown in Figure 1. Either a quartz crystal or ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven as shown in Figure 2. There are no requirements on the duty cycle of the external clock signal, since the input to the internal clocking circuitry is through a divide-by-two flip-flop, but minimum and maximum voltage high and low time specifications must be observed. #### Idle Mode In idle mode, the CPU puts itself to sleep while all the onchip peripherals remain active. The mode is invoked by software. The content of the on-chip RAM and all the special functions registers remain unchanged during this mode. The idle mode can be terminated by any enabled interrupt or by a hardware reset. It should be noted that when idle is terminated by a hard ware reset, the device normally resumes program execution, from where it left off, up to two machine cycles before the internal reset algorithm takes control. On-chip hardware inhibits access to internal RAM in this event, but access to the port pins is not inhibited. To eliminate the possibility of an unexpected write to a port pin when Idle is terminated by reset, the instruction following the one that invokes Idle should not be one that writes to a port pin or to external memory. Figure 1. Oscillator Connections Note: C1, C2 = 30 pF $\pm$ 10 pF for Crystals = 40 pF $\pm$ 10 pF for Ceramic Resonators ## Status of External Pins During Idle and Power-down Modes | Mode | Program Memory | ALE | PSEN | PORT0 | PORT1 | PORT2 | PORT3 | |------------|----------------|-----|------|-------|-------|---------|-------| | Idle | Internal | 1 | 1 | Data | Data | Data | Data | | Idle | External | 1 | 1 | Float | Data | Address | Data | | Power-down | Internal | 0 | 0 | Data | Data | Data | Data | | Power-down | External | 0 | 0 | Float | Data | Data | Data | Figure 2. External Clock Drive Configuration ### **Power-down Mode** In the power-down mode, the oscillator is stopped, and the instruction that invokes power-down is the last instruction executed. The on-chip RAM and Special Function Regis- ters retain their values until the power-down mode is terminated. The only exit from power-down is a hardware reset. Reset redefines the SFRs but does not change the on-chip RAM. The reset should not be activated before $V_{\rm CC}$ is restored to its normal operating level and must be held active long enough to allow the oscillator to restart and stabilize. ## **Program Memory Lock Bits** On the chip are three lock bits which can be left unprogrammed (U) or can be programmed (P) to obtain the additional features listed in the table below. When lock bit 1 is programmed, the logic level at the $\overline{EA}$ pin is sampled and latched during reset. If the device is powered up without a reset, the latch initializes to a random value, and holds that value until reset is activated. It is necessary that the latched value of $\overline{EA}$ be in agreement with the current logic level at that pin in order for the device to function properly. ### **Lock Bit Protection Modes** | Program Lock Bits | | | | | | | |-------------------|-----|-------------|---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-----------------| | | LB1 | LB1 LB2 LB3 | | LB1 LB2 LB3 | | Protection Type | | 1 | U | U | U | No program lock features | | | | 2 | Р | U | U | MOVC instructions executed from external program memory are disabled from fetching code bytes from internal memory, $\overline{EA}$ is sampled and latched on reset, and further programming of the Flash is disabled | | | | 3 | Р | Р | U | Same as mode 2, also verify is disabled | | | | 4 | Р | Р | Р | Same as mode 3, also external execution is disabled | | | ## **Programming the Flash** The AT89C51 is normally shipped with the on-chip Flash memory array in the erased state (that is, contents = FFH) and ready to be programmed. The programming interface accepts either a high-voltage (12-volt) or a low-voltage ( $V_{\rm CC}$ ) program enable signal. The low-voltage programming mode provides a convenient way to program the AT89C51 inside the user's system, while the high-voltage programming mode is compatible with conventional third-party Flash or EPROM programmers. The AT89C51 is shipped with either the high-voltage or low-voltage programming mode enabled. The respective top-side marking and device signature codes are listed in the following table. | | V <sub>PP</sub> = 12V | V <sub>PP</sub> = 5V | |---------------|-----------------------|----------------------| | Top-side Mark | AT89C51 | AT89C51 | | | xxxx | xxxx-5 | | | yyww | yyww | | Signature | (030H) = 1EH | (030H) = 1EH | | | (031H) = 51H | (031H) = 51H | | | (032H) =F FH | (032H) = 05H | The AT89C51 code memory array is programmed byte-bybyte in either programming mode. To program any nonblank byte in the on-chip Flash Memory, the entire memory must be erased using the Chip Erase Mode. **Programming Algorithm:** Before programming the AT89C51, the address, data and control signals should be set up according to the Flash programming mode table and Figure 3 and Figure 4. To program the AT89C51, take the following steps. - Input the desired memory location on the address lines - 2. Input the appropriate data byte on the data lines. - Activate the correct combination of control signals. - Raise EA/V<sub>PP</sub> to 12V for the high-voltage programming mode. - 5. Pulse ALE/PROG once to program a byte in the Flash array or the lock bits. The byte-write cycle is self-timed and typically takes no more than 1.5 ms. Repeat steps 1 through 5, changing the address and data for the entire array or until the end of the object file is reached. Data Polling: The AT89C51 features Data Polling to indicate the end of a write cycle. During a write cycle, an attempted read of the last byte written will result in the complement of the written datum on PO.7. Once the write cycle has been completed, true data are valid on all outputs, and the next cycle may begin. Data Polling may begin any time after a write cycle has been initiated. **Ready/Busy:** The progress of byte programming can also be monitored by the RDY/BSY output signal. P3.4 is pulled low after ALE goes high during programming to indicate BUSY. P3.4 is pulled high again when programming is done to indicate READY. **Program Verify:** If lock bits LB1 and LB2 have not been programmed, the programmed code data can be read back via the address and data lines for verification. The lock bits cannot be verified directly. Verification of the lock bits is achieved by observing that their features are enabled. **Chip Erase:** The entire Flash array is erased electrically by using the proper combination of control signals and by holding ALE/PROG low for 10 ms. The code array is written with all "1"s. The chip erase operation must be executed before the code memory can be re-programmed. Reading the Signature Bytes: The signature bytes are read by the same procedure as a normal verification of locations 030H, 031H, and 032H, except that P3.6 and P3.7 must be pulled to a logic low. The values returned are as follows. (030H) = 1EH indicates manufactured by Atmel (031H) = 51H indicates 89C51 (032H) = FFH indicates 12V programming (032H) = 05H indicates 5V programming ## **Programming Interface** Every code byte in the Flash array can be written and the entire array can be erased by using the appropriate combination of control signals. The write operation cycle is self-timed and once initiated, will automatically time itself to completion. All major programming vendors offer worldwide support for the Atmel microcontroller series. Please contact your local programming vendor for the appropriate software revision. # Flash Programming Modes | Mode | | RST | PSEN | ALE/PROG | EA/V <sub>PP</sub> | P2.6 | P2.7 | P3.6 | P3.7 | |---------------------|---------|-----|------|----------|--------------------|------|------|------|------| | Write Code Data | | Н | L | | H/12V | L | Н | Н | Н | | Read Code Data | | Н | L | Н | Н | L | L | Н | Н | | Write Lock | Bit - 1 | Н | L | | H/12V | Н | Н | Н | Н | | | Bit - 2 | Н | L | | H/12V | Н | Н | L | L | | | Bit - 3 | Н | L | | H/12V | Н | L | Н | L | | Chip Erase | 1 | Н | L | (1) | H/12V | Н | L | L | L | | Read Signature Byte | | Н | L | Н | Н | L | L | L | L | Note: 1. Chip Erase requires a 10 ms PROG pulse. Figure 3. Programming the Flash Figure 4. Verifying the Flash # Flash Programming and Verification Waveforms - High-voltage Mode (V<sub>PP</sub> = 12V) ## Flash Programming and Verification Waveforms - Low-voltage Mode ( $V_{PP} = 5V$ ) # Flash Programming and Verification Characteristics $T_A = 0$ °C to 70 °C, $V_{CC} = 5.0 \pm 10\%$ | Symbol | Parameter | Min | Max | Units | |----------------------------------|---------------------------------------|---------------------|---------------------|-------| | V <sub>PP</sub> <sup>(1)</sup> | Programming Enable Voltage | 11.5 | 12.5 | V | | I <sub>PP</sub> <sup>(1)</sup> | Programming Enable Current | | 1.0 | mA | | 1/t <sub>CLCL</sub> | Oscillator Frequency | 3 | 24 | MHz | | t <sub>AVGL</sub> | Address Setup to PROG Low | 48t <sub>CLCL</sub> | | | | t <sub>GHAX</sub> | Address Hold after PROG | 48t <sub>CLCL</sub> | | | | t <sub>DVGL</sub> | Data Setup to PROG Low | 48t <sub>CLCL</sub> | | | | t <sub>GHDX</sub> | Data Hold after PROG | 48t <sub>CLCL</sub> | | | | t <sub>EHSH</sub> | P2.7 (ENABLE) High to V <sub>PP</sub> | 48t <sub>CLCL</sub> | | | | t <sub>SHGL</sub> | V <sub>PP</sub> Setup to PROG Low | 10 | | μs | | t <sub>GHSL</sub> <sup>(1)</sup> | V <sub>PP</sub> Hold after PROG | 10 | | μs | | t <sub>GLGH</sub> | PROG Width | 1 | 110 | μs | | t <sub>AVQV</sub> | Address to Data Valid | | 48t <sub>CLCL</sub> | | | t <sub>ELQV</sub> | ENABLE Low to Data Valid | | 48t <sub>CLCL</sub> | | | t <sub>EHQZ</sub> | Data Float after ENABLE | 0 | 48t <sub>CLCL</sub> | | | t <sub>GHBL</sub> | PROG High to BUSY Low | | 1.0 | μs | | t <sub>WC</sub> | Byte Write Cycle Time | | 2.0 | ms | Note: 1. Only used in 12-volt programming mode. ## **Absolute Maximum Ratings\*** | Operating Temperature55°C to +125°C | |--------------------------------------------------------| | Storage Temperature65°C to +150°C | | Voltage on Any Pin with Respect to Ground1.0V to +7.0V | | Maximum Operating Voltage | | DC Output Current15.0 mA | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **DC Characteristics** $T_{A}$ = -40 °C to 85 °C, $V_{CC}$ = 5.0V $\pm 20\%$ (unless otherwise noted) | Symbol | Parameter | Condition | Min | Max | Units | |------------------|----------------------------------------------------------|----------------------------------------------------|---------------------------|---------------------------|-------| | V <sub>IL</sub> | Input Low-voltage | (Except EA) | -0.5 | 0.2 V <sub>CC</sub> - 0.1 | V | | V <sub>IL1</sub> | Input Low-voltage (EA) | | -0.5 | 0.2 V <sub>CC</sub> - 0.3 | V | | V <sub>IH</sub> | Input High-voltage | (Except XTAL1, RST) | 0.2 V <sub>CC</sub> + 0.9 | V <sub>CC</sub> + 0.5 | V | | V <sub>IH1</sub> | Input High-voltage | (XTAL1, RST) | 0.7 V <sub>CC</sub> | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low-voltage <sup>(1)</sup> (Ports 1,2,3) | I <sub>OL</sub> = 1.6 mA | | 0.45 | V | | V <sub>OL1</sub> | Output Low-voltage <sup>(1)</sup><br>(Port 0, ALE, PSEN) | I <sub>OL</sub> = 3.2 mA | | 0.45 | V | | | | $I_{OH} = -60 \ \mu A, \ V_{CC} = 5V \pm 10\%$ | 2.4 | | V | | $V_{OH}$ | Output High-voltage<br>(Ports 1,2,3, ALE, PSEN) | I <sub>OH</sub> = -25 μA | 0.75 V <sub>CC</sub> | | V | | | | I <sub>OH</sub> = -10 μA | 0.9 V <sub>CC</sub> | | V | | | | $I_{OH} = -800 \mu\text{A}, V_{CC} = 5V \pm 10\%$ | 2.4 | | V | | V <sub>OH1</sub> | Output High-voltage<br>(Port 0 in External Bus Mode) | I <sub>OH</sub> = -300 μA | 0.75 V <sub>CC</sub> | | V | | | | I <sub>OH</sub> = -80 μA | 0.9 V <sub>CC</sub> | | V | | I <sub>IL</sub> | Logical 0 Input Current (Ports 1,2,3) | V <sub>IN</sub> = 0.45V | | -50 | μΑ | | I <sub>TL</sub> | Logical 1 to 0 Transition Current (Ports 1,2,3) | V <sub>IN</sub> = 2V, VCC = 5V ±10% | | -650 | μА | | I <sub>LI</sub> | Input Leakage Current (Port 0, EA) | 0.45 < V <sub>IN</sub> < V <sub>CC</sub> | | ±10 | μΑ | | RRST | Reset Pull-down Resistor | | 50 | 300 | ΚΩ | | C <sub>IO</sub> | Pin Capacitance | Test Freq. = 1 MHz, T <sub>A</sub> = 25°C | | 10 | pF | | | David Completion | Active Mode, 12 MHz | | 20 | mA | | | Power Supply Current | Idle Mode, 12 MHz | | 5 | mA | | lcc | Decree decree Made (2) | V <sub>CC</sub> = 6V | | 100 | μΑ | | | Power-down Mode <sup>(2)</sup> | V <sub>CC</sub> = 3V | | 40 | μΑ | Notes: 1. Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 10 mA Maximum I<sub>OL</sub> per 8-bit port: Port 0: 26 mA Ports 1, 2, 3: 15 mA Maximum total $I_{OL}$ for all output pins: 71 mA If $I_{OL}$ exceeds the test condition, $V_{OL}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions. 2. Minimum $V_{CC}$ for Power-down is 2V. ## **AC Characteristics** Under operating conditions, load capacitance for Port 0, ALE/ $\overline{PROG}$ , and $\overline{PSEN}$ = 100 pF; load capacitance for all other outputs = 80 pF. # **External Program and Data Memory Characteristics** | | | 12 MHz | Oscillator | 16 to 24 Mi | | | |---------------------|------------------------------------|--------|------------|-------------------------|-------------------------|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | 1/t <sub>CLCL</sub> | Oscillator Frequency | | | 0 | 24 | MHz | | t <sub>LHLL</sub> | ALE Pulse Width | 127 | | 2t <sub>CLCL</sub> -40 | | ns | | t <sub>AVLL</sub> | Address Valid to ALE Low | 43 | | t <sub>CLCL</sub> -13 | | ns | | t <sub>LLAX</sub> | Address Hold after ALE Low | 48 | | t <sub>CLCL</sub> -20 | | ns | | t <sub>LLIV</sub> | ALE Low to Valid Instruction In | | 233 | | 4t <sub>CLCL</sub> -65 | ns | | t <sub>LLPL</sub> | ALE Low to PSEN Low | 43 | | t <sub>CLCL</sub> -13 | | ns | | t <sub>PLPH</sub> | PSEN Pulse Width | 205 | | 3t <sub>CLCL</sub> -20 | | ns | | t <sub>PLIV</sub> | PSEN Low to Valid Instruction In | | 145 | | 3t <sub>CLCL</sub> -45 | ns | | t <sub>PXIX</sub> | Input Instruction Hold after PSEN | 0 | | 0 | | ns | | t <sub>PXIZ</sub> | Input Instruction Float after PSEN | | 59 | | t <sub>CLCL</sub> -10 | ns | | t <sub>PXAV</sub> | PSEN to Address Valid | 75 | | t <sub>CLCL</sub> -8 | | ns | | t <sub>AVIV</sub> | Address to Valid Instruction In | | 312 | | 5t <sub>CLCL</sub> -55 | ns | | t <sub>PLAZ</sub> | PSEN Low to Address Float | | 10 | | 10 | ns | | t <sub>RLRH</sub> | RD Pulse Width | 400 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>WLWH</sub> | WR Pulse Width | 400 | | 6t <sub>CLCL</sub> -100 | | ns | | t <sub>RLDV</sub> | RD Low to Valid Data In | | 252 | | 5t <sub>CLCL</sub> -90 | ns | | t <sub>RHDX</sub> | Data Hold after RD | 0 | | 0 | | ns | | t <sub>RHDZ</sub> | Data Float after RD | | 97 | | 2t <sub>CLCL</sub> -28 | ns | | t <sub>LLDV</sub> | ALE Low to Valid Data In | | 517 | | 8t <sub>CLCL</sub> -150 | ns | | t <sub>AVDV</sub> | Address to Valid Data In | | 585 | | 9t <sub>CLCL</sub> -165 | ns | | t <sub>LLWL</sub> | ALE Low to RD or WR Low | 200 | 300 | 3t <sub>CLCL</sub> -50 | 3t <sub>CLCL</sub> +50 | ns | | t <sub>AVWL</sub> | Address to RD or WR Low | 203 | | 4t <sub>CLCL</sub> -75 | | ns | | t <sub>QVWX</sub> | Data Valid to WR Transition | 23 | | t <sub>CLCL</sub> -20 | | ns | | t <sub>QVWH</sub> | Data Valid to WR High | 433 | | 7t <sub>CLCL</sub> -120 | | ns | | t <sub>WHQX</sub> | Data Hold after WR | 33 | | t <sub>CLCL</sub> -20 | | ns | | t <sub>RLAZ</sub> | RD Low to Address Float | | 0 | | 0 | ns | | t <sub>WHLH</sub> | RD or WR High to ALE High | 43 | 123 | t <sub>CLCL</sub> -20 | t <sub>CLCL</sub> +25 | ns | # **External Program Memory Read Cycle** # **External Data Memory Read Cycle** # **External Data Memory Write Cycle** ## **External Clock Drive Waveforms** ## **External Clock Drive** | Symbol | Parameter | Min | Max | Units | |---------------------|----------------------|------|-----|-------| | 1/t <sub>CLCL</sub> | Oscillator Frequency | 0 | 24 | MHz | | t <sub>CLCL</sub> | Clock Period | 41.6 | | ns | | t <sub>CHCX</sub> | High Time | 15 | | ns | | t <sub>CLCX</sub> | Low Time | 15 | | ns | | t <sub>CLCH</sub> | Rise Time | | 20 | ns | | t <sub>CHCL</sub> | Fall Time | | 20 | ns | ## **Serial Port Timing: Shift Register Mode Test Conditions** $(V_{CC} = 5.0 \text{ V} \pm 20\%; \text{Load Capacitance} = 80 \text{ pF})$ | | | 12 MF | łz Osc | Variable | Units | | |-------------------|------------------------------------------|-------|--------|--------------------------|--------------------------|----| | Symbol | Parameter | Min | Max | Min | Max | | | t <sub>XLXL</sub> | Serial Port Clock Cycle Time | 1.0 | | 12t <sub>CLCL</sub> | | μs | | t <sub>QVXH</sub> | Output Data Setup to Clock Rising Edge | 700 | | 10t <sub>CLCL</sub> -133 | | ns | | t <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 50 | | 2t <sub>CLCL</sub> -117 | | ns | | t <sub>XHDX</sub> | Input Data Hold after Clock Rising Edge | 0 | | 0 | | ns | | t <sub>XHDV</sub> | Clock Rising Edge to Input Data Valid | | 700 | | 10t <sub>CLCL</sub> -133 | ns | ## **Shift Register Mode Timing Waveforms** # **AC Testing Input/Output Waveforms**(1) # Float Waveforms<sup>(1)</sup> Note: - 1. AC Inputs during testing are driven at $V_{CC}$ 0.5V for a logic 1 and 0.45V for a logic 0. Timing measurements are made at $V_{IH}$ min. for a logic 1 and $V_{IL}$ max. for a logic 0. - Note: - For timing purposes, a port pin is no longer floating when a 100 mV change from load voltage occurs. A port pin begins to float when 100 mV change from the loaded V<sub>OH</sub>/V<sub>OL</sub> level occurs. # **Ordering Information** | Speed<br>(MHz) | Power<br>Supply | Ordering Code | Package | Operation Range | |----------------|-----------------|---------------|---------|-------------------| | 12 | 5V ±20% | AT89C51-12AC | 44A | Commercial | | | | AT89C51-12JC | 44J | (0° C to 70° C) | | | | AT89C51-12PC | 40P6 | | | | | AT89C51-12QC | 44Q | | | | | AT89C51-12AI | 44A | Industrial | | | | AT89C51-12JI | 44J | (-40° C to 85° C) | | | | AT89C51-12PI | 40P6 | | | | | AT89C51-12QI | 44Q | | | 16 | 5V ±20% | AT89C51-16AC | 44A | Commercial | | | | AT89C51-16JC | 44J | (0° C to 70° C) | | | | AT89C51-16PC | 40P6 | | | | | AT89C51-16QC | 44Q | | | | | AT89C51-16AI | 44A | Industrial | | | | AT89C51-16JI | 44J | (-40° C to 85° C) | | | | AT89C51-16PI | 40P6 | | | | | AT89C51-16QI | 44Q | | | 20 | 5V ±20% | AT89C51-20AC | 44A | Commercial | | | | AT89C51-20JC | 44J | (0° C to 70° C) | | | | AT89C51-20PC | 40P6 | | | | | AT89C51-20QC | 44Q | | | | | AT89C51-20AI | 44A | Industrial | | | | AT89C51-20JI | 44J | (-40° C to 85° C) | | | | AT89C51-20PI | 40P6 | | | | | AT89C51-20QI | 44Q | | | 24 | 5V ±20% | AT89C51-24AC | 44A | Commercial | | | | AT89C51-24JC | 44J | (0° C to 70° C) | | | | AT89C51-24PC | 40P6 | | | | | AT89C51-24QC | 44Q | | | | | AT89C51-24AI | 44A | Industrial | | | | AT89C51-24JI | 44J | (-40° C to 85° C) | | | | AT89C51-24PI | 40P6 | | | | | AT89C51-24QI | 44Q | | | Package Type | | |--------------|----------------------------------------------------------| | 44A | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP) | | 44J | 44-lead, Plastic J-leaded Chip Carrier (PLCC) | | 40P6 | 40-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) | | 44Q | 44-lead, Plastic Gull Wing Quad Flatpack (PQFP) | ## **Packaging Information** **44A**, 44-lead, Thin (1.0 mm) Plastic Gull Wing Quad Flatpack (TQFP) Dimensions in Millimeters and (Inches)\* JEDEC STANDARD MS-026 ACB **44J**, 44-lead, Plastic J-leaded Chip Carrier (PLCC) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-018 AC Controlling dimension: millimeters **40P6,** 40-lead, 0.600" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters) **44Q**, 44-lead, Plastic Quad Flat Package (PQFP) Dimensions in Millimeters and (Inches)\* JEDEC STANDARD MS-022 AB